Show simple item record  

dc.contributor.authorBrandin, Bertil A.
dc.contributor.authorMalik, Robi
dc.contributor.authorMalik, Petra
dc.date.accessioned2008-11-11T03:36:25Z
dc.date.available2008-11-11T03:36:25Z
dc.date.issued2004
dc.identifier.citationBrandin, B., Malik, R. & Malik, P. (2004). Incremental verification and synthesis of discrete-event systems guided by counter-examples. IEEE Transactions on Control Systems Technology, 12(3), 387-401.en_US
dc.identifier.issn1063-6536
dc.identifier.urihttps://hdl.handle.net/10289/1300
dc.description.abstractThis article presents new approaches to system verification and synthesis based on subsystem verification and the novel combined use of counterexamples and heuristics to identify suitable subsystems incrementally. The scope of safety properties considered is limited to behavioral inclusion and controllability. The verification examples considered provide a comparison of the approaches presented with straightforward state exploration and an understanding of their applicability in an industrial context.en_US
dc.format.mimetypeapplication/pdf
dc.language.isoen
dc.publisherInstitute of Electrical and Electronics Engineers, Inc. (IEEE Inc.)en_NZ
dc.relation.urihttp://ieeexplore.ieee.org/xpl/freeabs_all.jsp?tp=&arnumber=1291409&isnumber=28760en_US
dc.rightsCopyright IEEE 2004en_US
dc.subjectcomputer scienceen_US
dc.subjectheuristic methoden_US
dc.subjectbehavioral analysisen_US
dc.subjectcontrollabilityen_US
dc.subjectdiscrete event systemen_US
dc.subjectprogram verificationen_US
dc.titleIncremental verification and synthesis of discrete-event systems guided by counter-examplesen_US
dc.typeJournal Articleen_US
dc.identifier.doi10.1109/TCST.2004.824795en_US
dc.relation.isPartOfIEEE Transactions on Control Systems Technologyen_NZ
pubs.begin-page387en_NZ
pubs.editionMayen_NZ
pubs.elements-id30183
pubs.end-page401en_NZ
pubs.issue3en_NZ
pubs.volume12en_NZ


Files in this item

This item appears in the following Collection(s)

Show simple item record